

Discussion 6

Paging, Caches

10/23/24

Staff

### Announcements

| Sunday         | Monday                           | Tuesday | Wednesday | Thursday | Friday               | Saturday |
|----------------|----------------------------------|---------|-----------|----------|----------------------|----------|
|                |                                  |         |           |          | Project 2 Design Due |          |
| Homework 3 Due |                                  |         |           |          |                      |          |
|                | Midterm 2<br>(7:00 pm - 9:00 pm) |         |           |          |                      |          |

# Paging

#### Page Tables

Allocate memory in fixed-size chunks called pages.

Page table is indexed by virtual page number (VPN).

- Each entry is called the page table entry (PTE) which contains the physical page number (PPN) and metadata.
- Page tables also reside in memory.
- Typically (but not always) a page table will fit into a single page.
- Each process has its own page table. Page table base register
   (PTBR) contains the starting address of the page table for that process (e.g. CR3 register for x86).
- Metadata stores bits such as valid, dirty, writable, and more.

| Virtual Address           |        |
|---------------------------|--------|
| Virtual Page Number (VPN) | Offset |

| Page Table |          |  |
|------------|----------|--|
| PPN        | Metadata |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |

| Physical Address           |        |
|----------------------------|--------|
| Physical Page Number (PPN) | Offset |

#### Page Tables

Assumes byte addressable system where each bit addresses one byte.

```
# virtual address bits = # virtual page number bits + # offset bits
```

# physical address bits = # physical page number bits + # offset bits

```
# virtual pages = 2<sup># virtual page number bits</sup>
```

# physical pages = 2<sup># physical page number bits</sup>

```
page size (in bytes) = 2<sup># offset bits</sup>
```

virtual memory size (in bytes) = # virtual pages × page size (in bytes)

physical memory size (in bytes) = # physical pages X page size (in bytes)

# page table entries = # virtual pages

# page table entry bits = # physical page number bits + # metadata bits

page table entry size (in bytes) = # page table entry bits ÷ 8

page table size (in bytes) = # page table entries X page table entry size (in bytes)

| Virtual Address           |        |  |
|---------------------------|--------|--|
| Virtual Page Number (VPN) | Offset |  |

| Page Table |          |  |
|------------|----------|--|
| PPN        | Metadata |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |
|            |          |  |

| Physical Address           |        |
|----------------------------|--------|
| Physical Page Number (PPN) | Offset |

#### Translation Lookaside Buffer (TLB)

**Translation lookaside buffer (TLB)** is a small *hardware* table containing results of recent address translations.

- Can be thought of as a cache, generally fully associative.
- Virtual page number is the tag.
- Stores address translations not the actual data (i.e. cache for page table).
- Generally part of the MMU.

| Virtual Address           |        |  |
|---------------------------|--------|--|
| Virtual Page Number (VPN) | Offset |  |

| Translation Lookaside Buffer |              |  |  |
|------------------------------|--------------|--|--|
| Tag                          | Data         |  |  |
| VPN                          | PPN Metadata |  |  |
|                              |              |  |  |
|                              |              |  |  |
|                              |              |  |  |
|                              |              |  |  |
|                              |              |  |  |
|                              |              |  |  |
|                              |              |  |  |

| Physical Address           |        |
|----------------------------|--------|
| Physical Page Number (PPN) | Offset |

### Translation Lookaside Buffer (TLB)



#### **Demand Paging**

**Working set** is the subset of the address space used during execution.

**Demand paging** is the idea of storing certain working sets on disks and bringing them into memory as necessary.

- Allows for bigger virtual address space than physical memory can provide.
- Resident set is the subset of the address space being held in memory.
- Thrashing happens when memory is too small for working set and replacements need to frequently happen.

**Page fault** occurs when a program attempts to access virtual address not currently located in physical memory.

- 1. MMU traps to the kernel and saves current state information.
- 2. Kernel finds out which virtual page was needed (e.g. CR2 in x86).
- 3. Check if virtual address is valid. Use page replacement policy to remove a page from physical memory and write it to disk.
- 4. Bring in the page corresponding to the virtual address from disk (e.g. swap map in Linux) and update the page table entry.
- 5. Restore saved state from (1) and resume execution.









#### Multi level page tables

#### What is the issue with using 1 page table per process?

- If our address space is really large, we end up with a very large page table.
  - $\circ$  We may not use all pages all the time  $\rightarrow$  can we instead store a working set of page table in memory?
- If our address space is really **sparse**, we end up with not just a large page table, but also many unused entries.
- Does the entire page table need to be in memory?

#### Solution: Multi-level paging

- In a multi-level page table system, we use a tree of page tables, where at each level, excluding the bottom, the corresponding page table maps to another page table.
- 2. The **bottom level page table** provides a translation to the physical address.
- 3. We don't need to use every intermediary level page table
  - a. If not needed, they can reside on disk.
- 4. **PTEs** now point either to next-level page table, or to actual page.
- Page tables need to be contiguous.
  - a. 32-bit address space:
  - b. 10b-10b-12b config, page tables **exactly 1 page** in size.
- Page table lookup per level → expensive!
  - a. But... we can cache translations with the TLB!



2 Level Page Table



3.



What are some advantages of having a larger page size? What about its disadvantages?

- 1. True or False: The page table base pointer contains the virtual address of the page table.
  - False. The CR3 register contains its physical address. If it were virtually addressed, it would have to go through address translation, but then you run into the problem of having to know where the page table is located in physical memory.

- 2. True or False: If a user process accesses an address that generates a page fault, the OS will terminate this process for access violation.
  - False. A page fault can mean many things: this memory can be just unmapped or previously mapped but not resident in main memory at the time of access. The OS can handle such cases appropriately and map a new page in the user address space.

3. What are some advantages of having a larger page size? What about its disadvantages?

- True or False: The page table base pointer contains the virtual address of the page table.
   False. The CR3 register contains its physical address. If it were virtually addressed, it would have to go through address translation, but then you run
  - into the problem of having to know where the page table is located in physical memory.

2. True or False: If a user process accesses an address that generates a page fault, the OS will terminate this process for access violation.

False. A page fault can mean many things: this memory can be just unmapped or previously mapped but not resident in main memory at the time of access. The OS can handle such cases appropriately and map a new page in the user address space.

3. What are some advantages of having a larger page size? What about its disadvantages?
Having a larger page size would decrease the number of page table entries and thus the size of the page table. It could also potentially improve TLB performance as a result. Its main disadvantage is internal fragmentation.

The following table shows the 4 entries in the page table. Recall that the valid bit is 1 if the page is resident in physical memory and 0 if the page is on disk or hasn't been allocated.

|   | Valid | PPN |
|---|-------|-----|
| 0 | 0     | 7   |
| 1 | 1     | 9   |
| 2 | 0     | 3   |
| 3 | 1     | 2   |

The following table shows the 4 entries in the page table. Recall that the valid bit is 1 if the page is resident in physical memory and 0 if the page is on disk or hasn't been allocated.

|   | Valid | PPN |
|---|-------|-----|
| 0 | 0     | 7   |
| 1 | 1     | 9   |
| 2 | 0     | 3   |
| 3 | 1     | 2   |

```
# offset bits = log_2(page size)
= log_2(1024)
= 10
```

The following table shows the 4 entries in the page table. Recall that the valid bit is 1 if the page is resident in physical memory and 0 if the page is on disk or hasn't been allocated.

|   | Valid | PPN |
|---|-------|-----|
| 0 | 0     | 7   |
| 1 | 1     | 9   |
| 2 | 0     | 3   |
| 3 | 1     | 2   |

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10



The following table shows the 4 entries in the page table. Recall that the valid bit is 1 if the page is resident in physical memory and 0 if the page is on disk or hasn't been allocated.

|   | Valid | PPN |
|---|-------|-----|
| 0 | 0     | 7   |
| 1 | 1     | 9   |
| 2 | 0     | 3   |
| 3 | 1     | 2   |

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10



|    |    |   |  | Add | lress | ;   |  |  |  |
|----|----|---|--|-----|-------|-----|--|--|--|
| 0x |    |   |  |     |       |     |  |  |  |
| 0b | 1  | 0 |  |     |       |     |  |  |  |
|    | PF | N |  |     | Off   | set |  |  |  |

The following table shows the 4 entries in the page table. Recall that the valid bit is 1 if the page is resident in physical memory and 0 if the page is on disk or hasn't been allocated.

|   | Valid | PPN |
|---|-------|-----|
| 0 | 0     | 7   |
| 1 | 1     | 9   |
| 2 | 0     | 3   |
| 3 | 1     | 2   |

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10



|    |    | Physical Address |   |        |   |   |   |   |   |   |   |   |  |  |  |  |
|----|----|------------------|---|--------|---|---|---|---|---|---|---|---|--|--|--|--|
| 0x |    | E                | 3 | 7 4    |   |   |   |   |   |   |   |   |  |  |  |  |
| 0b | 1  | 0                | 1 | 1      | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 |  |  |  |  |
|    | PF | N                |   | Offset |   |   |   |   |   |   |   |   |  |  |  |  |

An up-and-coming big data startup has just hired you to help design their new memory system for a byte- addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

1. Suppose you know that there will only be 4 processes running at the same time, each with a Resident Set Size (RSS) of 512MB and a working set size of 256KB. What is the minimum amount of TLB entries that your system would need to support to be able to map/cache the working set size for one process? What happens if you have more entries? What about if you have fewer entries?

2. Suppose you run some benchmarks on the system and you see that the system is utilizing over 99% of its paging disk IO capacity, but only 10% of its CPU. What is a combination of the of disk space and memory size that can cause this to occur? Assume you have TLB entries equal to the answer from the previous part.

3. Out of increasing the size of the TLB, adding more disk space, and adding more memory, which one would lead to the largest performance increase and why?

An up-and-coming big data startup has just hired you to help design their new memory system for a byte-addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

1. Suppose you know that there will only be 4 processes running at the same time, each with a Resident Set Size (RSS) of 512MB and a working set size of 256KB. What is the minimum amount of TLB entries that your system would need to support to be able to map/cache the working set size for one process? What happens if you have more entries? What about if you have fewer entries?

Working set size 256 KB = 64 pages  $\rightarrow$  TLB needs 64 entries.

More entries → performance increases since process has changing working sets.

Fewer entries  $\rightarrow$  performance suffers since it can't easily translate addresses in the working set.

2. Suppose you run some benchmarks on the system and you see that the system is utilizing over 99% of its paging disk IO capacity, but only 10% of its CPU. What is a combination of the of disk space and memory size that can cause this to occur? Assume you have TLB entries equal to the answer from the previous part.

3. Out of increasing the size of the TLB, adding more disk space, and adding more memory, which one would lead to the largest performance increase and why?

An up-and-coming big data startup has just hired you to help design their new memory system for a byte- addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

1. Suppose you know that there will only be 4 processes running at the same time, each with a Resident Set Size (RSS) of 512MB and a working set size of 256KB. What is the minimum amount of TLB entries that your system would need to support to be able to map/cache the working set size for one process? What happens if you have more entries? What about if you have fewer entries?

Working set size 256 KB = 64 pages  $\rightarrow$  TLB needs 64 entries.

More entries → performance increases since process has changing working sets.

Fewer entries  $\rightarrow$  performance suffers since it can't easily translate addresses in the working set.

2. Suppose you run some benchmarks on the system and you see that the system is utilizing over 99% of its paging disk IO capacity, but only 10% of its CPU. What is a combination of the of disk space and memory size that can cause this to occur? Assume you have TLB entries equal to the answer from the previous part.

System is thrashing  $\rightarrow$  not enough memory to fit the working-set in memory without page faulting .

Regardless of disk space or TLB size, demand paging will take place as long as physical memory size is < 4 × 512 MB = 2 GB.

3. Out of increasing the size of the TLB, adding more disk space, and adding more memory, which one would lead to the largest performance increase and why?

An up-and-coming big data startup has just hired you to help design their new memory system for a byte- addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

1. Suppose you know that there will only be 4 processes running at the same time, each with a Resident Set Size (RSS) of 512MB and a working set size of 256KB. What is the minimum amount of TLB entries that your system would need to support to be able to map/cache the working set size for one process? What happens if you have more entries? What about if you have fewer entries?

Working set size 256 KB = 64 pages  $\rightarrow$  TLB needs 64 entries.

More entries  $\rightarrow$  performance increases since process has changing working sets.

Less entries  $\rightarrow$  performance suffers since it can't easily translate addresses in the working set.

2. Suppose you run some benchmarks on the system and you see that the system is utilizing over 99% of its paging disk IO capacity, but only 10% of its CPU. What is a combination of the of disk space and memory size that can cause this to occur? Assume you have TLB entries equal to the answer from the previous part.

System is thrashing  $\rightarrow$  not enough memory to fit the working-set in memory without page faulting .

Regardless of disk space or TLB size, demand paging will take place as long as physical memory size is < 4 × 512 MB = 2 GB.

3. Out of increasing the size of the TLB, adding more disk space, and adding more memory, which one would lead to the largest performance increase and why?

Add more memory to avoid demand paging.

# Caches

#### Caches

Cache contains a copy of data that can be accessed more quickly than the original.

- Exploits different types of locality to quickly access data.
- **Temporal locality** is when programs tend to reference same data that was recently accessed.
- **Spatial locality** is when programs tend to reference data near other data that was recently accessed.

Average memory access time (AMAT) = Hit Rate X Hit Time + Miss Rate X Miss Time

Miss Time = (Cache Access Time + Miss Penalty)

#### Replacement Policies

First in First Out (FIFO) evicts page that has been in memory the longest.

- Somewhat fair since each page spends a roughly equal amount of time before eviction.
- Worst performance for cycling through an array bigger than cache.

Minimum (MIN) replaces pages used farthest in the future.

- Provably optimal for minimizing misses.
- Requires knowledge of the future.

**Least recently used (LRU)** evicts pages that hasn't been used for the longest time.

- Exploits temporal locality to predict the future.
- Costly implementation (e.g. linked lists), especially in hardware.
- Approximates MIN but not always optimal.

**Belady's anomaly** states that increasing cache capacity can actually *increase* the miss rate.

- Applies to algorithms that don't have the stack property which states that the set of pages with cache size n ⊆ set of pages with cache size n + 1.
- FIFO is not a stack algorithm, MIN and LRU are.

|   |   |   |   |   |   | FIFO |   |   |   |   |   |   |
|---|---|---|---|---|---|------|---|---|---|---|---|---|
|   | Α | В | С | D | Α | В    | E | Α | В | С | D | E |
| 1 | Α |   |   | D |   |      | Е |   |   |   |   | + |
| 2 |   | В |   |   | Α |      |   | + |   | С |   |   |
| 3 |   |   | С |   |   | В    |   |   | + |   | D |   |

|   | LRU |   |   |   |   |   |   |   |   |   |   |   |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|
|   | Α   | В | С | D | Α | В | E | Α | В | С | D | E |
| 1 | Α   |   |   | D |   |   | Ε |   |   | С |   | Е |
| 2 |     | В |   |   | Α |   |   | + |   |   | D |   |
| 3 |     |   | С |   |   | В |   |   | + |   |   |   |

|   | MIN |   |   |   |   |   |   |   |   |   |   |   |  |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|--|
|   | Α   | В | С | D | Α | В | Е | Α | В | С | D | E |  |
| 1 | Α   |   |   |   | + |   |   | + |   | С | D |   |  |
| 2 |     | В |   |   |   | + |   |   | + |   |   |   |  |
| 3 |     |   | С | D |   |   | Е |   |   |   |   | + |  |

## Replacement Policies

| FIFO |   |   |   |   |   |   |   |   |   |   |   |   |
|------|---|---|---|---|---|---|---|---|---|---|---|---|
|      | Α | В | С | D | Α | В | E | Α | В | С | D | E |
| 1    | Α |   |   | D |   |   | Е |   |   |   |   | + |
| 2    |   | В |   |   | Α |   |   | + |   | С |   |   |
| 3    |   |   | С |   |   | В |   |   | + |   | D |   |

|   | LRU |   |   |   |   |   |   |   |   |   |   |   |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|
|   | Α   | В | С | D | Α | В | E | Α | В | С | D | E |
| 1 | Α   |   |   | D |   |   | Ε |   |   | С |   | Е |
| 2 |     | В |   |   | Α |   |   | + |   |   | D |   |
| 3 |     |   | С |   |   | В |   |   | + |   |   |   |

|   | MIN |   |   |   |   |   |   |   |   |   |   |   |  |  |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|--|--|
|   | Α   | В | С | D | Α | В | Е | Α | В | С | D | Е |  |  |
| 1 | Α   |   |   |   | + |   |   | + |   | С | D |   |  |  |
| 2 |     | В |   |   |   | + |   |   | + |   |   |   |  |  |
| 3 |     |   | С | D |   |   | Ε |   |   |   |   | + |  |  |

|   | FIFO |   |   |   |   |   |   |   |   |   |   |   |  |
|---|------|---|---|---|---|---|---|---|---|---|---|---|--|
|   | Α    | В | С | D | Α | В | Е | Α | В | С | D | Е |  |
| 1 | Α    |   |   |   | + |   | Е |   |   |   | D |   |  |
| 2 |      | В |   |   |   | + |   | Α |   |   |   | Е |  |
| 3 |      |   | С |   |   |   |   |   | В |   |   |   |  |
| 4 |      |   |   | D |   |   |   |   |   | С |   |   |  |

|   | LRU |   |   |   |   |   |   |   |   |   |   |   |  |  |  |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|--|--|--|
|   | Α   | В | С | D | Α | В | Е | Α | В | С | D | E |  |  |  |
| 1 | Α   |   |   |   | + |   |   | + |   |   |   | Е |  |  |  |
| 2 |     | В |   |   |   | + |   |   | + |   |   |   |  |  |  |
| 3 |     |   | С |   |   |   | E |   |   |   | D |   |  |  |  |
| 4 |     |   |   | D |   |   |   |   |   | С |   |   |  |  |  |

|   | MIN |   |   |   |   |   |   |   |   |   |   |   |  |  |  |
|---|-----|---|---|---|---|---|---|---|---|---|---|---|--|--|--|
|   | Α   | В | С | D | Α | В | Е | Α | В | С | D | E |  |  |  |
| 1 | Α   |   |   |   | + |   |   | + |   |   | D |   |  |  |  |
| 2 |     | В |   |   |   | + |   |   | + |   |   |   |  |  |  |
| 3 |     |   | С |   |   |   |   |   |   | + |   |   |  |  |  |
| 4 |     |   |   | D |   |   | Е |   |   |   |   | + |  |  |  |

1. Consider a machine with a physical memory of 8 GiB, a page size of 8 KiB, and a page table entry size of 4 bytes. How many levels of page tables would be required to map a 46-bit virtual address space if every page table fits into a single page?

2. List the fields of a page table entry (PTE) in your scheme.

1. Consider a machine with a physical memory of 8 GiB, a page size of 8 KiB, and a page table entry size of 4 bytes. How many levels of page tables would be required to map a 46-bit virtual address space if every page table fits into a single page?

```
# bytes that can be mapped using a page table = # pages pointed to by page table \times page size = (size of page table \div size of PTE) \times page size = 2^{13} \div 2^2 \times 2^{13} = 2^{24} bytes
```

Byte addressable means each byte is addressed by one bit in the virtual address.

One level  $\rightarrow$  2<sup>24</sup> bytes Two levels  $\rightarrow$  2<sup>35</sup> bytes Three levels  $\rightarrow$  2<sup>46</sup> bytes

2. List the fields of a page table entry (PTE) in your scheme.

1. Consider a machine with a physical memory of 8 GiB, a page size of 8 KiB, and a page table entry size of 4 bytes. How many levels of page tables would be required to map a 46-bit virtual address space if every page table fits into a single page?

```
# bytes that can be mapped using a page table = # pages pointed to by page table \times page size

= (size of page table \div size of PTE) \times page size

= 2^{13} \div 2^2 \times 2^{13}

= 2^{24} bytes
```

Byte addressable means each byte is addressed by one bit in the virtual address.

```
One level \rightarrow 2^{24} bytes
Two levels \rightarrow 2^{35} bytes
Three levels \rightarrow 2^{46} bytes
```

2. List the fields of a page table entry (PTE) in your scheme.

```
# PPN bits = \log_2(\# \text{ physical pages})

= \log_2(\text{physical memory size} \div \text{ page size})

= \log_2(2^{33} \div 2^{13})

= 20 bits

# metadata bits = # PTE bits - # PPN bits = 12 bits
```

3. Without a cache or TLB, how many memory operations are required to read or write a single 32-bit word?

4. With a TLB, how many memory operations can this be reduced to? Best-case scenario? Worst-case scenario?

Without a cache or TLB, how many memory operations are required to read or write a single 32-bit word?
 3 page table lookups + 1 data access = 4

4. With a TLB, how many memory operations can this be reduced to? Best-case scenario? Worst-case scenario?

- Without a cache or TLB, how many memory operations are required to read or write a single 32-bit word?
   3 page table lookups + 1 data access = 4
- 4. With a TLB, how many memory operations can this be reduced to? Best-case scenario? Worst-case scenario?

TLB access does not count as memory operation.

Best case: 1 data access

Worst case: 3 page table lookups + 1 data access = 4

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

0x294, 0xA76, 0x5A4, 0x923, 0xCFF, 0xA12, 0xF9F, 0x392, 0x341.

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| Page  | Table                     |
|-------|---------------------------|
| Valid | PPN                       |
| 0     | NULL                      |
| 1     | 2                         |
| 0     | NULL                      |
| 0     | 4                         |
| 0     | 5                         |
| 1     | 6                         |
| 1     | 7                         |
| 0     | NULL                      |
|       | Valid 0 1 0 0 0 0 1 1 1 1 |

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 0 |

| TLB  |                             |  |  |  |  |  |  |  |  |  |  |
|------|-----------------------------|--|--|--|--|--|--|--|--|--|--|
| PPN  | Valid                       |  |  |  |  |  |  |  |  |  |  |
| NULL | 0                           |  |  |  |  |  |  |  |  |  |  |
| NULL | 0                           |  |  |  |  |  |  |  |  |  |  |
| NULL | 0                           |  |  |  |  |  |  |  |  |  |  |
| NULL | 0                           |  |  |  |  |  |  |  |  |  |  |
|      | PPN<br>NULL<br>NULL<br>NULL |  |  |  |  |  |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

0x294, 0xA76, 0x5A4, 0x923, 0xCFF, 0xA12, 0xF9F, 0x392, 0x341.

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 0 |

|   | Page  | Table |
|---|-------|-------|
|   | Valid | PPN   |
| 0 | 0     | NULL  |
| 1 | 1     | 2     |
| 2 | 0     | NULL  |
| 3 | 0     | 4     |
| 4 | 0     | 5     |
| 5 | 1     | 6     |
| 6 | 1     | 7     |
| 7 | 0     | NULL  |

|    |   | Virtual Address |     |   |   |   |   |   |   |   |   |   |   |  |
|----|---|-----------------|-----|---|---|---|---|---|---|---|---|---|---|--|
| 0x |   | 2               |     |   |   | 9 |   |   |   | 4 |   |   |   |  |
| 0b | 0 | 0               | 0   | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |  |
|    | , | ۷PN             | /PN |   |   |   |   |   |   |   |   |   |   |  |

| TLB  |      |       |  |  |  |  |  |  |  |  |  |
|------|------|-------|--|--|--|--|--|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

0x294, 0xA76, 0x5A4, 0x923, 0xCFF, 0xA12, 0xF9F, 0x392, 0x341.

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 1 |

|   | Page  | Table |
|---|-------|-------|
|   | Valid | PPN   |
| 0 | 0     | NULL  |
| 1 | 1     | 2     |
| 2 | 0     | NULL  |
| 3 | 0     | 4     |
| 4 | 0     | 5     |
| 5 | 1     | 6     |
| 6 | 1     | 7     |
| 7 | 0     | NULL  |

|    |   | Virtual Address |          |   |   |   |   |   |   |   |   |   |   |  |
|----|---|-----------------|----------|---|---|---|---|---|---|---|---|---|---|--|
| 0x |   | 2               |          |   |   | 9 |   |   |   | 4 |   |   |   |  |
| 0b | 0 | 0               | 0        | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |  |
|    | , | ۷PN             | PN Offse |   |   |   |   |   |   |   |   |   |   |  |

| TLB  |      |       |  |  |  |
|------|------|-------|--|--|--|
| Tag  | PPN  | Valid |  |  |  |
| NULL | NULL | 0     |  |  |  |
| NULL | NULL | 0     |  |  |  |
| NULL | NULL | 0     |  |  |  |
| NULL | NULL | 0     |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

0x294, 0xA76, 0x5A4, 0x923, 0xCFF, 0xA12, 0xF9F, 0x392, 0x341.

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 1 |

|   | Page Table |      |  |  |  |
|---|------------|------|--|--|--|
|   | Valid      | PPN  |  |  |  |
| 0 | 1          | 1    |  |  |  |
| 1 | 1          | 2    |  |  |  |
| 2 | 0          | NULL |  |  |  |
|   | 0          | 4    |  |  |  |
| 4 | 0          | 5    |  |  |  |
| 5 | 1          | 6    |  |  |  |
| 6 | 1          | 7    |  |  |  |
| 7 | 0          | NULL |  |  |  |

|    |   | Virtual Address |   |        |   |   |   |   |   |   |   |   |   |
|----|---|-----------------|---|--------|---|---|---|---|---|---|---|---|---|
| 0x |   |                 | 2 | 2      |   | 9 |   |   | 4 |   |   |   |   |
| 0b | 0 | 0               | 0 | 1      | 0 | 1 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |
|    | ' | ۷PN             | l | Offset |   |   |   |   |   |   |   |   |   |

| TLB  |         |   |  |  |  |
|------|---------|---|--|--|--|
| Tag  | Tag PPN |   |  |  |  |
| 0    | 1       | 1 |  |  |  |
| NULL | NULL    | 0 |  |  |  |
| NULL | NULL    | 0 |  |  |  |
| NULL | NULL    | 0 |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 1 |

|   | Page Table |      |  |  |  |  |
|---|------------|------|--|--|--|--|
|   | Valid      | PPN  |  |  |  |  |
| 0 | 1          | 1    |  |  |  |  |
| 1 | 1          | 2    |  |  |  |  |
| 2 | 0          | NULL |  |  |  |  |
| 3 | 0          | 4    |  |  |  |  |
| 4 | 0          | 5    |  |  |  |  |
| 5 | 1          | 6    |  |  |  |  |
| 6 | 1          | 7    |  |  |  |  |
| 7 | 0          | NULL |  |  |  |  |

|    |   |     | Virtual Address |   |   |   |   |   |   |   |   |   |   |
|----|---|-----|-----------------|---|---|---|---|---|---|---|---|---|---|
| 0x |   |     | F               | 4 |   |   | 7 | 7 |   |   | ć | 5 |   |
| 0b | 0 | 1   | 0               | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |
|    | , | ۷PN | PN Offset       |   |   |   |   |   |   |   |   |   |   |

| TLB  |      |       |  |  |  |  |
|------|------|-------|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 2 |

|   | Page Table |      |  |  |  |  |
|---|------------|------|--|--|--|--|
|   | Valid      | PPN  |  |  |  |  |
| 0 | 1          | 1    |  |  |  |  |
| 1 | 1          | 2    |  |  |  |  |
| 2 | 0          | NULL |  |  |  |  |
| 3 | 0          | 4    |  |  |  |  |
| 4 | 0          | 5    |  |  |  |  |
| 5 | 1          | 6    |  |  |  |  |
| 6 | 1          | 7    |  |  |  |  |
| 7 | 0          | NULL |  |  |  |  |



| TLB  |      |       |  |  |  |  |
|------|------|-------|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 2 |

|        | Page Table |      |  |  |  |  |
|--------|------------|------|--|--|--|--|
|        | Valid      | PPN  |  |  |  |  |
| 0      | 1          | 1    |  |  |  |  |
| 1      | 1          | 2    |  |  |  |  |
| 2      | 1          | 3    |  |  |  |  |
| 3      | 0          | 4    |  |  |  |  |
| 4<br>5 | 0          | 5    |  |  |  |  |
|        | 1          | 6    |  |  |  |  |
| 6      | 1          | 7    |  |  |  |  |
| 7      | 0          | NULL |  |  |  |  |

|    |   |     | Virtual Address |   |   |   |   |   |   |   |   |   |   |
|----|---|-----|-----------------|---|---|---|---|---|---|---|---|---|---|
| 0x |   |     | A               | 4 |   |   | 7 | 7 |   |   | ć | 5 |   |
| 0b | 0 | 1   | 0               | 1 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 |
|    | ' | ۷PN | /PN Offset      |   |   |   |   |   |   |   |   |   |   |

| TLB  |      |       |  |  |  |  |
|------|------|-------|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 2 |

|   | Page  | Table |
|---|-------|-------|
|   | Valid | PPN   |
| 0 | 1     | 1     |
| 1 | 1     | 2     |
| 2 | 1     | 3     |
| 3 | 0     | 4     |
| 4 | 0     | 5     |
| 5 | 1     | 6     |
| 6 | 1     | 7     |
| 7 | 0     | NULL  |

|    |   |     |   |   |   | Virt | ual <i>i</i> | Add | ress |   |   |   |   |
|----|---|-----|---|---|---|------|--------------|-----|------|---|---|---|---|
| 0x |   |     | į | 5 |   |      | A            | 4   |      |   | 4 | 1 |   |
| 0b | 0 | 0   | 1 | 0 | 1 | 1    | 0            | 1   | 0    | 0 | 1 | 0 | 0 |
|    | , | VPN | I |   |   |      |              | Off | set  |   |   |   |   |

| TLB  |      |       |  |  |  |  |
|------|------|-------|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 2 |

|        | Page Table |      |  |  |  |  |
|--------|------------|------|--|--|--|--|
|        | Valid      | PPN  |  |  |  |  |
| 0      | 1          | 1    |  |  |  |  |
| 1      | 1          | 2    |  |  |  |  |
| 2      | 1          | 3    |  |  |  |  |
|        | 0          | 4    |  |  |  |  |
| 4<br>5 | 0          | 5    |  |  |  |  |
|        | 1          | 6    |  |  |  |  |
| 6      | 1          | 7    |  |  |  |  |
| 7      | 0          | NULL |  |  |  |  |

|    |   |     |    |   |   | Virt | ual | Add | ress |   |   |   |   |
|----|---|-----|----|---|---|------|-----|-----|------|---|---|---|---|
| 0x |   |     | Į. | 5 |   |      | 1   | 4   |      |   | 4 | 1 |   |
| 0b | 0 | 0   | 1  | 0 | 1 | 1    | 0   | 1   | 0    | 0 | 1 | 0 | 0 |
|    | , | ۷PN | l  |   |   |      |     | Off | set  |   |   |   |   |

| TLB  |      |       |  |  |  |  |
|------|------|-------|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |
| 1    | 2    | 1     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

0x294, 0xA76, 0x5A4, 0x923, 0xCFF, 0xA12, 0xF9F, 0x392, 0x341.

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 0 |
|-------------|---|
| Page Faults | 2 |

|   | Page Table |      |  |  |  |  |
|---|------------|------|--|--|--|--|
|   | Valid      | PPN  |  |  |  |  |
| 0 | 1          | 1    |  |  |  |  |
| 1 | 1          | 2    |  |  |  |  |
| 2 | 1          | 3    |  |  |  |  |
| 3 | 0          | 4    |  |  |  |  |
| 4 | 0          | 5    |  |  |  |  |
| 5 | 1          | 6    |  |  |  |  |
| 6 | 1          | 7    |  |  |  |  |
| 7 | 0          | NULL |  |  |  |  |

|    |   |     |   |   |   | Virt | ual <i>i</i> | Add | ress |   |   |   |   |
|----|---|-----|---|---|---|------|--------------|-----|------|---|---|---|---|
| 0x |   |     | Ç | 7 |   |      | 2            | 2   |      |   | 3 | 3 |   |
| 0b | 0 | 1   | 0 | 0 | 1 | 0    | 0            | 1   | 0    | 0 | 0 | 1 | 1 |
|    | , | ۷PN | I |   |   |      |              | Off | set  |   |   |   |   |

| TLB  |      |       |  |  |  |  |
|------|------|-------|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |
| 1    | 2    | 1     |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

0x294, 0xA76, 0x5A4, 0x923, 0xCFF, 0xA12, 0xF9F, 0x392, 0x341.

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 1 |
|-------------|---|
| Page Faults | 2 |

|    |   |     |   |   |   | Virt | ual <i>i</i> | Add | ress |   |   |   |   |
|----|---|-----|---|---|---|------|--------------|-----|------|---|---|---|---|
| 0x |   |     | 9 | 7 |   |      | 2            | 2   |      |   | 3 | 3 |   |
| 0b | 0 | 1   | 0 | 0 | 1 | 0    | 0            | 1   | 0    | 0 | 0 | 1 | 1 |
|    | , | ۷PN | l |   |   |      |              | Off | set  |   |   |   |   |

| TLB  |      |       |  |  |  |  |  |
|------|------|-------|--|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |  |
| 1    | 2    | 1     |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 1 |
|-------------|---|
| Page Faults | 2 |

|             | Page Table |      |  |  |  |  |  |
|-------------|------------|------|--|--|--|--|--|
|             | Valid      | PPN  |  |  |  |  |  |
| 0           | 1          | 1    |  |  |  |  |  |
| 1           | 1          | 2    |  |  |  |  |  |
| 2           | 1          | 3    |  |  |  |  |  |
| 3           | 0          | 4    |  |  |  |  |  |
| 2<br>3<br>4 | 0          | 5    |  |  |  |  |  |
| 5           | 1          | 6    |  |  |  |  |  |
| 6           | 1          | 7    |  |  |  |  |  |
| 7           | 0          | NULL |  |  |  |  |  |
|             |            |      |  |  |  |  |  |

|    |   |     |   |   |   | Virt | ual | Add | ress |   |   |   |   |
|----|---|-----|---|---|---|------|-----|-----|------|---|---|---|---|
| 0x |   |     | ( | 2 |   |      | F   | =   |      |   | F | = |   |
| 0b | 0 | 1   | 1 | 0 | 0 | 1    | 1   | 1   | 1    | 1 | 1 | 1 | 1 |
|    | , | VPN | I |   |   |      |     | Off | set  |   |   |   |   |

|      | TLB  |       |  |  |  |  |  |  |
|------|------|-------|--|--|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |  |  |
| 1    | 2    | 1     |  |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 1 |
|-------------|---|
| Page Faults | 3 |

|        | Page Table |      |  |  |  |  |  |  |
|--------|------------|------|--|--|--|--|--|--|
|        | Valid      | PPN  |  |  |  |  |  |  |
| 0      | 1          | 1    |  |  |  |  |  |  |
| 1      | 1          | 2    |  |  |  |  |  |  |
| 2      | 1          | 3    |  |  |  |  |  |  |
| 3      | 0          | 4    |  |  |  |  |  |  |
| 4      | 0          | 5    |  |  |  |  |  |  |
| 4<br>5 | 1          | 6    |  |  |  |  |  |  |
| 6      | 1          | 7    |  |  |  |  |  |  |
| 7      | 0          | NULL |  |  |  |  |  |  |

|    |   |     |   |   |   | Virt | ual <i>i</i> | Add | ress |   |   |   |   |
|----|---|-----|---|---|---|------|--------------|-----|------|---|---|---|---|
| 0x |   |     | ( | 2 |   |      | F            | =   |      |   | F | = |   |
| 0b | 0 | 1   | 1 | 0 | 0 | 1    | 1            | 1   | 1    | 1 | 1 | 1 | 1 |
|    | ' | ۷PN | l |   |   |      |              | Off | set  |   |   |   |   |

|      | TLB  |       |  |  |  |  |  |  |
|------|------|-------|--|--|--|--|--|--|
| Tag  | PPN  | Valid |  |  |  |  |  |  |
| 0    | 1    | 1     |  |  |  |  |  |  |
| 2    | 3    | 1     |  |  |  |  |  |  |
| 1    | 2    | 1     |  |  |  |  |  |  |
| NULL | NULL | 0     |  |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 1 |
|-------------|---|
| Page Faults | 3 |

| Page Table |       |  |  |  |  |  |
|------------|-------|--|--|--|--|--|
| Valid      | PPN   |  |  |  |  |  |
| 1          | 1     |  |  |  |  |  |
| 1          | 2     |  |  |  |  |  |
| 1          | 3     |  |  |  |  |  |
| 1          | 4     |  |  |  |  |  |
| 0          | 5     |  |  |  |  |  |
| 1          | 6     |  |  |  |  |  |
| 1          | 7     |  |  |  |  |  |
| 0          | NULL  |  |  |  |  |  |
|            | Valid |  |  |  |  |  |

|   |     |            |              |   | Virt | ual <i>i</i> | Add | ress                |     |   |                                                                                                                                                           |                                                                                                                                                           |
|---|-----|------------|--------------|---|------|--------------|-----|---------------------|-----|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
|   |     | (          | 2            |   |      | F            | =   |                     |     | F | =                                                                                                                                                         |                                                                                                                                                           |
| 0 | 1   | 1          | 0            | 0 | 1    | 1            | 1   | 1                   | 1   | 1 | 1                                                                                                                                                         | 1                                                                                                                                                         |
| , | ۷PN | l          |              |   |      |              | Off | set                 |     |   |                                                                                                                                                           |                                                                                                                                                           |
|   | 0   | 0 1<br>VPN | 0 1 1<br>VPN | C | С    | С            | C   | C F 0 1 1 0 0 1 1 1 | C F |   | C         F         F           0         1         1         0         0         1         1         1         1         1         1         1         1 | C         F         F           0         1         1         0         0         1         1         1         1         1         1         1         1 |

|     | TLB |       |  |  |  |  |  |
|-----|-----|-------|--|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 1 |
|-------------|---|
| Page Faults | 3 |

|                       | Page Table            |                       |  |  |  |  |  |
|-----------------------|-----------------------|-----------------------|--|--|--|--|--|
|                       | Valid                 | PPN                   |  |  |  |  |  |
| 0                     | 1                     | 1                     |  |  |  |  |  |
| 1                     | 1                     | 2                     |  |  |  |  |  |
| 2                     | 1                     | 3                     |  |  |  |  |  |
| 3                     | 1                     | 4                     |  |  |  |  |  |
| 4                     | 0                     | 5                     |  |  |  |  |  |
| 5                     | 1                     | 6                     |  |  |  |  |  |
| 6                     | 1                     | 7                     |  |  |  |  |  |
| 7                     | 0                     | NULL                  |  |  |  |  |  |
| 2<br>3<br>4<br>5<br>6 | 1<br>1<br>0<br>1<br>1 | 3<br>4<br>5<br>6<br>7 |  |  |  |  |  |

|    |   |     |   |   |   | Virt | ual <i>i</i> | Add | ress |   |   |   |   |
|----|---|-----|---|---|---|------|--------------|-----|------|---|---|---|---|
| 0x |   |     | A | 4 |   |      | -            | 1   |      |   | 2 | 2 |   |
| 0b | 0 | 1   | 0 | 1 | 0 | 0    | 0            | 0   | 1    | 0 | 0 | 1 | 0 |
|    | , | ۷PN | I |   |   |      |              | Off | set  |   |   |   |   |
|    |   |     |   |   |   |      |              |     |      |   |   |   |   |

|     | TLB |       |  |  |  |  |  |
|-----|-----|-------|--|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 2 |
|-------------|---|
| Page Faults | 3 |

|   | Page Table |      |  |  |  |  |  |
|---|------------|------|--|--|--|--|--|
|   | Valid      | PPN  |  |  |  |  |  |
| 0 | 1          | 1    |  |  |  |  |  |
| 1 | 1          | 2    |  |  |  |  |  |
| 2 | 1          | 3    |  |  |  |  |  |
| 3 | 1          | 4    |  |  |  |  |  |
| 4 | 0          | 5    |  |  |  |  |  |
| 5 | 1          | 6    |  |  |  |  |  |
| 6 | 1          | 7    |  |  |  |  |  |
| 7 | 0          | NULL |  |  |  |  |  |

|    |   | Virtual Address |   |   |   |   |   |     |     |   |   |   |   |
|----|---|-----------------|---|---|---|---|---|-----|-----|---|---|---|---|
| 0x |   |                 | F | 4 |   |   |   | 1   |     |   | 2 | 2 |   |
| 0b | 0 | 1               | 0 | 1 | 0 | 0 | 0 | 0   | 1   | 0 | 0 | 1 | 0 |
|    | ' | ۷PN             | l |   |   |   |   | Off | set |   |   |   |   |

|     | TLB |       |  |  |  |  |  |
|-----|-----|-------|--|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 2 |
|-------------|---|
| Page Faults | 3 |

| Page  | Page Table |  |  |  |
|-------|------------|--|--|--|
| Valid | PPN        |  |  |  |
| 1     | 1          |  |  |  |
| 1     | 2          |  |  |  |
| 1     | 3          |  |  |  |
| 1     | 4          |  |  |  |
| 0     | 5          |  |  |  |
| 1     | 6          |  |  |  |
| 1     | 7          |  |  |  |
| 0     | NULL       |  |  |  |
|       | Valid      |  |  |  |

| 1  |   |     | \ C             |   |   |   |   |   |   |   |   |   |   |
|----|---|-----|-----------------|---|---|---|---|---|---|---|---|---|---|
|    |   |     | Virtual Address |   |   |   |   |   |   |   |   |   |   |
| 0x |   |     | F               | = |   |   | 9 | 7 |   |   | F | = |   |
| 0b | 0 | 1   | 1               | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |
|    | , | VPN | 'PN Offset      |   |   |   |   |   |   |   |   |   |   |

| TLB |     |       |  |  |  |
|-----|-----|-------|--|--|--|
| Tag | PPN | Valid |  |  |  |
| 0   | 1   | 1     |  |  |  |
| 2   | 3   | 1     |  |  |  |
| 1   | 2   | 1     |  |  |  |
| 3   | 4   | 1     |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 3 |
|-------------|---|
| Page Faults | 3 |

| Page  | Table                   |
|-------|-------------------------|
| Valid | PPN                     |
| 1     | 1                       |
| 1     | 2                       |
| 1     | 3                       |
| 1     | 4                       |
| 0     | 5                       |
| 1     | 6                       |
| 1     | 7                       |
| 0     | NULL                    |
|       | Valid  1  1  1  1  0  1 |

|   |     | Virtual Address |              |                |   |   |   |                        |                          |                         |                                |                                                 |
|---|-----|-----------------|--------------|----------------|---|---|---|------------------------|--------------------------|-------------------------|--------------------------------|-------------------------------------------------|
|   |     | F 9 F           |              |                |   |   |   |                        |                          |                         |                                |                                                 |
| 0 | 1   | 1               | 1            | 1              | 1 | 0 | 0 | 1                      | 1                        | 1                       | 1                              | 1                                               |
| , | ۷PN | /PN Offset      |              |                |   |   |   |                        |                          |                         |                                |                                                 |
|   | 0   | 0 1<br>VPN      | 0 1 1<br>VPN | 0 1 1 1<br>VPN | F | F | F | F 9<br>0 1 1 1 1 1 0 0 | F 9<br>0 1 1 1 1 1 0 0 1 | F 9 9 1 1 1 1 1 0 0 1 1 | F 9 F<br>0 1 1 1 1 1 0 0 1 1 1 | F     9     F       0 1 1 1 1 1 1 0 0 1 1 1 1 1 |

|     | TLB |       |  |  |  |  |
|-----|-----|-------|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 3 |
|-------------|---|
| Page Faults | 3 |

|   | Page  | Table |
|---|-------|-------|
|   | Valid | PPN   |
| 0 | 1     | 1     |
| 1 | 1     | 2     |
| 2 | 1     | 3     |
| 3 | 1     | 4     |
| 4 | 0     | 5     |
| 5 | 1     | 6     |
| 6 | 1     | 7     |
| 7 | 0     | NULL  |

| Virtual Address |  |  |  |  |
|-----------------|--|--|--|--|
|                 |  |  |  |  |
| . 0             |  |  |  |  |
| N Offset        |  |  |  |  |
| 1               |  |  |  |  |

|     | TLB |       |  |  |  |  |
|-----|-----|-------|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 4 |
|-------------|---|
| Page Faults | 3 |

|   | Page Table |      |  |  |  |  |  |
|---|------------|------|--|--|--|--|--|
|   | Valid      | PPN  |  |  |  |  |  |
| 0 | 1          | 1    |  |  |  |  |  |
| 1 | 1          | 2    |  |  |  |  |  |
| 2 | 1          | 3    |  |  |  |  |  |
| 3 | 1          | 4    |  |  |  |  |  |
| 4 | 0          | 5    |  |  |  |  |  |
| 5 | 1          | 6    |  |  |  |  |  |
| 6 | 1          | 7    |  |  |  |  |  |
| 7 | 0          | NULL |  |  |  |  |  |
|   |            |      |  |  |  |  |  |

|    |   |     | Virtual Address |       |   |   |   |     |   |   |   |   |   |
|----|---|-----|-----------------|-------|---|---|---|-----|---|---|---|---|---|
| 0x |   |     | 3               | 3     |   | 9 |   |     | 2 |   |   |   |   |
| 0b | 0 | 0   | 0               | 1     | 1 | 1 | 0 | 0   | 1 | 0 | 0 | 1 | 0 |
|    | ' | ۷PN | l               | Offse |   |   |   | set |   |   |   |   |   |

| TLB |     |       |  |  |  |  |  |
|-----|-----|-------|--|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 4 |
|-------------|---|
| Page Faults | 3 |

| Page Table |       |  |  |  |  |
|------------|-------|--|--|--|--|
| Valid      | PPN   |  |  |  |  |
| 1          | 1     |  |  |  |  |
| 1          | 2     |  |  |  |  |
| 1          | 3     |  |  |  |  |
| 1          | 4     |  |  |  |  |
| 0          | 5     |  |  |  |  |
| 1          | 6     |  |  |  |  |
| 1          | 7     |  |  |  |  |
| 0          | NULL  |  |  |  |  |
|            | Valid |  |  |  |  |

|    |   |     | Virtual Address |        |   |   |   |   |   |   |   |   |   |
|----|---|-----|-----------------|--------|---|---|---|---|---|---|---|---|---|
| 0x |   |     | 3               | 3      |   | 4 |   |   | 1 |   |   |   |   |
| 0b | 0 | 0   | 0               | 1      | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
|    | , | ۷PN | l               | Offset |   |   |   |   |   |   |   |   |   |

| TLB |     |       |  |  |  |  |  |
|-----|-----|-------|--|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |  |

5. Consider a machine with a page size of 1024 bytes. There are 8KB of physical memory and 8KB of virtual memory. The TLB is a fully associative cache with space for 4 entries that is currently empty. Assume that the physical page number is always one more than the virtual page number. This is a sequence of memory address accesses for a program we are writing:

# offset bits = 
$$log_2(page size)$$
  
=  $log_2(1024)$   
= 10

| TLB hits    | 5 |
|-------------|---|
| Page Faults | 3 |

|        | Page Table |      |  |  |  |  |
|--------|------------|------|--|--|--|--|
|        | Valid      | PPN  |  |  |  |  |
| 0      | 1          | 1    |  |  |  |  |
| 1      | 1          | 2    |  |  |  |  |
| 2      | 1          | 3    |  |  |  |  |
| 2      | 1          | 4    |  |  |  |  |
| 4<br>5 | 0          | 5    |  |  |  |  |
| 5      | 1          | 6    |  |  |  |  |
| 6      | 1          | 7    |  |  |  |  |
| 7      | 0          | NULL |  |  |  |  |

|    |   |     | Virtual Address |   |        |   |   |   |   |   |   |   |   |
|----|---|-----|-----------------|---|--------|---|---|---|---|---|---|---|---|
| 0x |   |     | 3               | 3 |        | 4 |   |   |   | 1 |   |   |   |
| 0b | 0 | 0   | 0               | 1 | 1      | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 |
|    | ' | ۷PN | l               |   | Offset |   |   |   |   |   |   |   |   |

| TLB |     |       |  |  |  |  |  |
|-----|-----|-------|--|--|--|--|--|
| Tag | PPN | Valid |  |  |  |  |  |
| 0   | 1   | 1     |  |  |  |  |  |
| 2   | 3   | 1     |  |  |  |  |  |
| 1   | 2   | 1     |  |  |  |  |  |
| 3   | 4   | 1     |  |  |  |  |  |

| Assume you are huilding a         | memory scheme with sing      | le level nage tables  | Fach main memory | access takes 50 ns and each | TLB access takes 10 ns  |
|-----------------------------------|------------------------------|-----------------------|------------------|-----------------------------|-------------------------|
| 7 133 arric y da ar c barrairig a | Thermony serietine with sing | ie ievei page tables. | Lacinianini      | access takes 50 Hs and each | LD access takes to its. |

1. Assuming no page faults (i.e. all virtual memory is resident,) what TLB hit rate is required for an AMAT of 61 ns?

2. Assuming a TLB hit rate of 50%, how does the AMAT of this scenario compare to no TLB?

3. To improve your system, you add a two level paging scheme and a cache. The cache has a 90% hit rate with a lookup time of 20 ns. Additionally, the TLB hit rate is now improved to 95%. What is the average time to read a location from memory?

Assume you are building a memory scheme with single level page tables. Each main memory access takes 50 ns and each TLB access takes 10 ns.

1. Assuming no page faults (i.e. all virtual memory is resident,) what TLB hit rate is required for an AMAT of 61 ns?

 $(10+50) \times \text{hit rate} + (1 - \text{hit rate}) \times (10 + 50 + 50) = 61.$ 

Solving for hit rate gives 98%.

2. Assuming a TLB hit rate of 50%, how does the AMAT of this scenario compare to no TLB?

3. To improve your system, you add a two level paging scheme and a cache. The cache has a 90% hit rate with a lookup time of 20 ns. Additionally, the TLB hit rate is now improved to 95%. What is the average time to read a location from memory?

Assume you are building a memory scheme with single level page tables. Each main memory access takes 50 ns and each TLB access takes 10 ns.

- 1. Assuming no page faults (i.e. all virtual memory is resident,) what TLB hit rate is required for an AMAT of 61 ns?
  - $(10+50) \times \text{hit rate} + (1 \text{hit rate}) \times (10 + 50 + 50) = 61.$
  - Solving for hit rate gives 98%.
- 2. Assuming a TLB hit rate of 50%, how does the AMAT of this scenario compare to no TLB?
  - With TLB: AMAT =  $(10 + 50) \times 0.5 + (1 0.5) \times (10 + 50 + 50) = 85$  ns
  - Without TLB: AMAT = 50 + 50 = 100 ns
- 3. To improve your system, you add a two level paging scheme and a cache. The cache has a 90% hit rate with a lookup time of 20 ns. Additionally, the TLB hit rate is now improved to 95%. What is the average time to read a location from memory?

Assume you are building a memory scheme with single level page tables. Each main memory access takes 50 ns and each TLB access takes 10 ns.

- 1. Assuming no page faults (i.e. all virtual memory is resident,) what TLB hit rate is required for an AMAT of 61 ns?
  - $(10+50) \times \text{hit rate} + (1 \text{hit rate}) \times (10 + 50 + 50) = 61.$
  - Solving for hit rate gives 98%.
- 2. Assuming a TLB hit rate of 50%, how does the AMAT of this scenario compare to no TLB?
  - With TLB: AMAT =  $(10 + 50) \times 0.5 + (1 0.5) \times (10 + 50 + 50) = 85 \text{ ns}$
  - Without TLB: AMAT = 50 + 50 = 100 ns
- 3. To improve your system, you add a two level paging scheme and a cache. The cache has a 90% hit rate with a lookup time of 20 ns. Additionally, the TLB hit rate is now improved to 95%. What is the average time to read a location from memory?
  - $AMAT = 0.9 \times 20 + 0.1 \times (20 + 50) = 25 \text{ ns}$
  - Page table stored in memory  $\rightarrow$  25 X 3 = 75 ns
  - Need to incorporate TLB cost as well  $\rightarrow$  0.95  $\times$  (10 + 25) + 0.05  $\times$  (10 + 75) = 37.5 ns

## **Associativity Analysis**

A big data startup has just hired you to help design their new memory system for a byte-addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

1. First, you create a direct mapped cache and a fully associative cache of the same size that uses an LRU replacement policy. You run a few tests and realize that the fully associative cache performs much worse than the direct mapped cache does. What's a possible access pattern that could cause this to happen?

2. Instead, your boss tells you to build a 8KB 2-way set associative cache with 64 byte cache blocks. How would you split a given virtual address into its tag, index, and offset numbers?

## **Associativity Analysis**

A big data startup has just hired you to help design their new memory system for a byte-addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

- 1. First, you create a direct mapped cache and a fully associative cache of the same size that uses an LRU replacement policy. You run a few tests and realize that the fully associative cache performs much worse than the direct mapped cache does. What's a possible access pattern that could cause this to happen?
  - Let's say each cache held X amount of blocks. An access pattern would be to repeatedly iterate over X + 1 consecutive blocks, which would cause everything in the fully associative cache to miss every time.
- 2. Instead, your boss tells you to build a 8KB 2-way set associative cache with 64 byte cache blocks. How would you split a given virtual address into its tag, index, and offset numbers?

## **Associativity Analysis**

A big data startup has just hired you to help design their new memory system for a byte-addressable system. Suppose the virtual and physical memory address space is 32 bits with a 4KB page size.

- 1. First, you create a direct mapped cache and a fully associative cache of the same size that uses an LRU replacement policy. You run a few tests and realize that the fully associative cache performs much worse than the direct mapped cache does. What's a possible access pattern that could cause this to happen?
  - Let's say each cache held X amount of blocks. An access pattern would be to repeatedly iterate over X + 1 consecutive blocks, which would cause everything in the fully associative cache to miss every time.
- 2. Instead, your boss tells you to build a 8KB 2-way set associative cache with 64 byte cache blocks. How would you split a given virtual address into its tag, index, and offset numbers?

```
# offset bits = \log_2 (block size) = 6

# set bits = \log_2 (# sets) = \log_2 ((cache size \div associativity) \div # blocks) = \log_2 (2<sup>13-1</sup> \div 2<sup>6</sup>) = 6

# tag bits = # virtual address bits - # set bits - # offset bits = 32 - 6 - 6 = 20
```

Assume your program has the following memory access pattern: A, B, C, D, A, B, D, C, B, A.

1. How many misses will you get with FIFO?

2. How many misses will you get with LRU?

Assume your program has the following memory access pattern: A, B, C, D, A, B, D, C, B, A.

1. How many misses will you get with FIFO?

|   | Α | В | С | D | Α | В | D | С | В | Α |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | Α |   |   | D |   |   | + | С |   |   |
| 2 |   | В |   |   | Α |   |   |   |   | + |
| 3 |   |   | С |   |   | В |   |   | + |   |

2. How many misses will you get with LRU?

Assume your program has the following memory access pattern: A, B, C, D, A, B, D, C, B, A.

1. How many misses will you get with FIFO?

|   | Α | В | С | D | Α | В | D | С | В | Α |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | Α |   |   | D |   |   | + | С |   |   |
| 2 |   | В |   |   | Α |   |   |   |   | + |
| 3 |   |   | С |   |   | В |   |   | + |   |

2. How many misses will you get with LRU?

|   | Α | В | С | D | Α | В | D | С | В | Α |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | Α |   |   | D |   |   | + |   |   | Α |
| 2 |   | В |   |   | Α |   |   | С |   |   |
| 3 |   |   | С |   |   | В |   |   | + |   |

Assume your program has the following memory access pattern: A, B, C, D, A, B, D, C, B, A.

1. How many misses will you get with FIFO?

|   | Α | В | С | D | Α | В | D | С | В | Α |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | Α |   |   | D |   |   | + | С |   |   |
| 2 |   | В |   |   | Α |   |   |   |   | + |
| 3 |   |   | С |   |   | В |   |   | + |   |

2. How many misses will you get with LRU?

|   | Α | В | С | D | Α | В | D | С | В | Α |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | Α |   |   | D |   |   | + |   |   | Α |
| 2 |   | В |   |   | Α |   |   | С |   |   |
| 3 |   |   | С |   |   | В |   |   | + |   |

|   | Α | В | С | D | Α | В | D | С | В | Α |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | Α |   |   |   | + |   |   |   |   | + |
| 2 |   | В |   |   |   | + |   |   | + |   |
| 3 |   |   | С | D |   |   | + | С |   |   |

Assume your program has the following memory access pattern: A, B, C, D, A, B, D, C, B, A.

4. If we increase the cache size, are we always guaranteed to get better cache performance? Explain for FIFO, LRU, and MIN.

Assume your program has the following memory access pattern: A, B, C, D, A, B, D, C, B, A.

4. If we increase the cache size, are we always guaranteed to get better cache performance? Explain for FIFO, LRU, and MIN.

FIFO suffers from Belady's anomaly, so there isn't a guarantee.

LRU and MIN are stack algorithms  $\rightarrow$  contents of a cache with size S is always a subset of the contents of a cache with size S + 1.

1. Suppose that we have a 10-10-12 virtual address split using a two-level paging scheme. Assume that the physical address is 32-bit as well and PTE is 4 bytes. Show the format of a page table entry (PTE) complete with bits required to support the clock algorithm.

1. Suppose that we have a 10-10-12 virtual address split using a two-level paging scheme. Assume that the physical address is 32-bit as well and PTE is 4 bytes. Show the format of a page table entry (PTE) complete with bits required to support the clock algorithm.

# physical page number bits = # physical address bits - # offset bits

Have 12 bits remaining for clock algorithm, need dirty, use, writable, and valid bits.

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

A, B, C, A, C, D, B, D, A, E, B, F

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0.$ 

- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |  |  |  |  |
|------|-----|--|--|--|--|--|
| Page | Use |  |  |  |  |  |
|      | 0   |  |  |  |  |  |





| 3    |     |  |  |  |  |
|------|-----|--|--|--|--|
| Page | Use |  |  |  |  |
|      | 0   |  |  |  |  |

|   |  | Page | Use |
|---|--|------|-----|
|   |  |      | 0   |
| 3 |  |      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0.$ 

- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |  |  |  |  |
|------|-----|--|--|--|--|--|
| Page | Use |  |  |  |  |  |
|      | 0   |  |  |  |  |  |





| 3    |     |  |  |  |  |  |
|------|-----|--|--|--|--|--|
| Page | Use |  |  |  |  |  |
|      | 0   |  |  |  |  |  |

| 2    |     |  |  |  |  |
|------|-----|--|--|--|--|
| Page | Use |  |  |  |  |
|      | 0   |  |  |  |  |
|      |     |  |  |  |  |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

0

Page

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

0

Page

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- Check use bit. 1.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

0

Page

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0$ .

- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

1

Page

В

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

1

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
|      | 0   |

| •    |     | Page |
|------|-----|------|
|      |     | В    |
| (    | 3   |      |
| Page | Use |      |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

1

Page

В

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 1   |  |





| 3        |   |
|----------|---|
| Page Use |   |
| С        | 1 |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |
|      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

#### Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |
|      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

#### Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2   |  |
|-----|--|
| Use |  |
| 1   |  |
|     |  |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

1

Page

В

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

#### Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

### Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0$ .
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2   |  |
|-----|--|
| Use |  |
| 1   |  |
|     |  |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

#### Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0$ .
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |
|      |     |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Use

1

Page

В

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

Miss

Check use bit. 1.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0.$ 

- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |
|      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0.$ 

- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2   |  |
|-----|--|
| Use |  |
| 0   |  |
|     |  |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 0   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0.$ 

- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 0   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 1   |

|   | _    |     |
|---|------|-----|
| • | Page | Use |
| • | В    | 0   |
| 3 |      |     |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand. 2.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 0   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| • |  | Page | Use |  |
|---|--|------|-----|--|
|   |  | В    | 0   |  |
| 3 |  |      |     |  |
|   |  |      |     |  |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Α    | 0   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |
|      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |
|      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

 $1 \rightarrow \text{set use bit} = 0.$ 

- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Α    | 0   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |
| Ь    | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0$ .
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| E    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| E    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

### Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0$ .
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| E    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 1   |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

2

Page

В

Use

1

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Е    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |
|------|-----|
| Page | Use |
| Е    | 1   |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2   |  |
|-----|--|
| Use |  |
| 0   |  |
|     |  |

Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

1 Page Use

Ε 1

3

Use

0

Page

C





#### Hit

Set use bit = 1 (don't advance clock hand).

#### Miss

1. Check use bit.

 $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.

- $1 \rightarrow \text{set use bit} = 0$ .
- Advance clock hand.
- 3. Repeat if necessary.

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Е    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
| С    | 0   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |
|      |     |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| E    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
| F    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |

2. Assume that physical memory can hold at most four pages. The program you run has the following memory access pattern

What pages remain in memory at the end of the following sequence of page table operations? What are the use bits set to for each of these pages?

Hit

1. Set use bit = 1 (don't advance clock hand).

- 1. Check use bit.
  - $0 \rightarrow$  evict entry (if necessary), bring in page, set use bit = 1.
  - $1 \rightarrow \text{set use bit} = 0.$
- 2. Advance clock hand.
- 3. Repeat if necessary.

| 1    |     |  |
|------|-----|--|
| Page | Use |  |
| Е    | 1   |  |





| 3    |     |
|------|-----|
| Page | Use |
| F    | 1   |

| 2    |     |
|------|-----|
| Page | Use |
| В    | 0   |
|      |     |